Design Rule Verification Report
Date:
2/27/2022
Time:
5:10:08 PM
Elapsed Time:
00:00:01
Filename:
D:\Altium\AD15\Library\IPC-7352 Discrete\LYSOv1.1.PcbDoc
Warnings:
0
Rule Violations:
0
Summary
Warnings
Count
Total
0
Rule Violations
Count
Clearance Constraint (Gap=0.127mm) (All),(InNetClass('HV'))
0
Clearance Constraint (Gap=0.127mm) (All),(All)
0
Short-Circuit Constraint (Allowed=No) (All),(All)
0
Un-Routed Net Constraint ( (All) )
0
Modified Polygon (Allow modified: No), (Allow shelved: No)
0
Width Constraint (Min=0.127mm) (Max=2.54mm) (Preferred=0.247mm) (All)
0
Power Plane Connect Rule(Direct Connect )(Expansion=0.508mm) (Conductor Width=0.254mm) (Air Gap=0.254mm) (Entries=4) (All)
0
Power Plane Connect Rule(Relief Connect )(Expansion=0.127mm) (Conductor Width=0.254mm) (Air Gap=0.127mm) (Entries=4) (All)
0
Hole Size Constraint (Min=0.025mm) (Max=5.08mm) (All)
0
Hole To Hole Clearance (Gap=0.254mm) (All),(All)
0
Minimum Solder Mask Sliver (Gap=0.051mm) (All),(All)
0
Silk To Solder Mask (Clearance=0.1mm) (IsPad),(All)
0
Silk to Silk (Clearance=0.102mm) (All),(All)
0
Net Antennae (Tolerance=0mm) (All)
0
Height Constraint (Min=0mm) (Max=25.4mm) (Prefered=12.7mm) (All)
0
Total
0